Overview
Staff Mixed-Signal DV Engineer role at Analog Devices (ADI).
This is a senior role within the Engineering Enablement organization focused on Systems Verification and Validation (SVV) and Incubation DV Services, aimed at reducing unplanned silicon iterations by improving DV quality and embedding best practices across business units.
About Analog Devices
Analog Devices, Inc. (NASDAQ: ADI) is a global semiconductor leader that bridges the physical and digital worlds to enable breakthroughs at the Intelligent Edge.
ADI combines analog, digital, and software technologies into solutions that help drive advancements in digitized factories, mobility, and digital healthcare, combat climate change, and reliably connect humans and the world.
With revenue of more than $9 billion in FY24 and approximately 24,000 people globally, ADI ensures today's innovators stay Ahead of What's Possible.
Learn more at and on LinkedIn and Twitter (X).
Role context
The Engineering Enablement team provides industry-leading tools, methodologies, and support to accelerate product development across the company.
This position is part of the Systems Verification and Validation (SVV) team within the Engineering Enablement organization in the CTO Office.
SVV is building out an Incubation DV Services team that'll serve various BUs across ADI, ensuring elimination of unplanned silicon iterations by boosting DV quality and embedding best practices within BUs.
We're seeking a highly experienced, seasoned DV expert with experience in leading DV efforts for large, mixed-signal chips from scratch.
Additionally, SVV is responsible for developing, adopting, and supporting tools, methodologies, and solutions across the entire DV landscape—including Unified MDV, SystemVerilog / UVM-based methods, Mixed-Signal DV, Formal Verification, Functional Safety, Security, Portable Stimulus, and Emulation/Prototyping technologies.
Role and lifecycle
In this position the successful candidate will be exposed to the entire product lifecycle from concept through design, verification, implementation and release of products to customers.
They will collaborate with the wider ADI technical community across multiple BUs, exposing them to a broad range of technologies and products.
This is a senior role with the opportunity to create real impact within the organization and build a promising career.
Responsibilities
Verification of complex mixed-signal designs and sub-systems using leading-edge verification methodologies.
Architecting a unified verification testbench environment supporting both digital-only and mixed-signal verification requirements (UVM-based).
Defining test plans, tests and verification methodology for chip-level verification.
Work with the design team to generate test plans and closure of code and functional coverage.
Continuous interaction with analog, mixed-signal, and firmware teams.
Supporting post-silicon verification activities of the products, working with design, product evaluation, and applications engineering teams.
Tracking and management of design verification improvements.
Internal and external customer interaction/management.
Mentoring less-experienced verification engineers on SoC verification, responsible for block/IP-level DV.
Minimum Qualifications
Bachelor's or Master's degree in Engineering (Electronic Engineering) or equivalent.
10+ years ASIC design verification or related work experience.
Preferred Qualifications
Leadership skills enabling one to define, sell and implement a verification strategy.
Proficient in developing unit and SoC level test benches using UVM.
Skilled in digital verification aspects: constrained random verification, functional coverage, code coverage, assertion methodology, formal verification.
Behavioral modeling of analog blocks, SystemVerilog Real-Number Modeling, and mixed-signal simulators like Cadence Xcelium.
Knowledge of SystemVerilog, digital simulation and debugging.
Experience with Cortex-M series processors.
Gate-level Simulation (GLS) verification flow for SoC verification.
Pre- and post-silicon verification testflow including HW, SW and FW.
Verilog, C/C++, SystemC, Java, TCL/Perl/Python/shell scripting.
RTL design/front-end design/FPGA flow experience.
Experience in Matlab (including co-simulation and HDL generation) and digital signal processing (e.g. development and verification for filters and Cordics).
Low-power methodologies such as CPF/UPF.
Functional Safety requirements.
Excellent interpersonal and communication skills and the drive to take on diverse challenges.
Self-motivated and enthusiastic.
For positions requiring access to technical data, Analog Devices, Inc. may have to obtain export licensing approval from the U.S. Department of Commerce - Bureau of Industry and Security and/or the U.S. Department of State - Directorate of Defense Trade Controls.
As such, applicants for this position – except US Citizens, US Permanent Residents, and protected individuals as defined by 8 U.S.C. 1324b(a)(3) – may have to go through an export licensing review process.
Analog Devices is an equal opportunity employer.
We foster a culture where everyone has an opportunity to succeed regardless of their race, color, religion, age, ancestry, national origin, social or ethnic origin, sex, sexual orientation, gender, gender identity, gender expression, marital status, pregnancy, parental status, disability, medical condition, genetic information, military or veteran status, union membership, and political affiliation, or any other legally protected group.
Job details
Job Req Type: Experienced
Required Travel: Yes, 10% of the time
Shift Type: 1st Shift/Days
Seniority level: Mid-Senior level
Employment type: Full-time
Job function: Engineering and Information Technology
Industries: Semiconductor Manufacturing
#J-18808-Ljbffr